Please use this identifier to cite or link to this item:
https://idr.l2.nitk.ac.in/jspui/handle/123456789/9753
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Sandeep, N. | - |
dc.contributor.author | Yaragatti, Udaykumar R. | - |
dc.date.accessioned | 2020-03-31T06:51:24Z | - |
dc.date.available | 2020-03-31T06:51:24Z | - |
dc.date.issued | 2018 | - |
dc.identifier.citation | IEEE Transactions on Power Electronics, 2018, Vol.33, 7, pp.5538-5542 | en_US |
dc.identifier.uri | 10.1109/TPEL.2017.2779822 | - |
dc.identifier.uri | https://idr.nitk.ac.in/jspui/handle/123456789/9753 | - |
dc.description.abstract | This letter presents an improved sensorless nine-level inverter topology with reduced number of components. It is formed by cascading a three-level T-Type neutral clamped point inverter with a floating capacitor (FC) fed two-level converter unit. Additionally, two line-frequency switches are appended across the dc-link. A simple logic-form equations-based pulse width modulator is designed which is in-charge of maintaining the FC voltage at its reference value without any aid of voltage and current sensor. Thus, the complexity in control of the proposed topology is very minimal. The working principle of the proposed inverter and formulation of logic-form equations is deliberated in detail. Furthermore, experimental results obtained from the developed prototype are presented to validate feasibility and operability of the proposed topology. Finally, a comprehensive comparison with some of the recently reported inverter topologies proving the merits of the proposed topology is included. 1986-2012 IEEE. | en_US |
dc.title | A Switched-Capacitor-Based Multilevel Inverter Topology with Reduced Components | en_US |
dc.type | Article | en_US |
Appears in Collections: | 1. Journal Articles |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.