Please use this identifier to cite or link to this item:
https://idr.l2.nitk.ac.in/jspui/handle/123456789/8628
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Halavar, B. | |
dc.contributor.author | Talawar, B. | |
dc.date.accessioned | 2020-03-30T10:22:29Z | - |
dc.date.available | 2020-03-30T10:22:29Z | - |
dc.date.issued | 2020 | |
dc.identifier.citation | Advances in Intelligent Systems and Computing, 2020, Vol.940, , pp.923-933 | en_US |
dc.identifier.uri | http://idr.nitk.ac.in/jspui/handle/123456789/8628 | - |
dc.description.abstract | Network on Chips (NoC) have emerged as a reliable communication framework in CMPs and SoCs. Many 2-D NoC architectures have been proposed for efficient on-chip communication. The use of 3D IC technology in NoC promises to improve communication latency and power. Most of the 3D ICs use Through-silicon via (TSVs) as vertical interconnect. In this paper, we explore the design space of 2-layer 3D Butterfly Fat Tree (BFT) variants. Floorplan driven wire and TSV lengths are used to obtained power and performance optimal 3D NoC architectures. We analysed the performance of the output flow control using random and round robin output based deflection routing for 3D BFT variants. TSV based power and delay models were extended to a cycle accurate simulator to estimate accurate power and performance of 3D NoC architecture. We propose a new OP3DBFT (Optimal Power and Performance 3DBFT) architecture with round-robin deflection routing (RROD) as power and performance optimal 2-layer 3D NoC architecture. OP3DBFT has symmetric link lengths and 75% of TSVs count reduced compared to the regular 2-layer 3D BFT topology. Results of our experiments show that the performance improved up to 1.39� and 1.3� in OP3DBFT with fewer TSV counts compared to the regular 2-layer 3D BFT for uniform and transpose traffic respectively. The OP3DBFT NoC architecture EDP (Energy delay product) was lower by 40% for uniform traffic and 48% for transpose traffic. � Springer Nature Switzerland AG 2020. | en_US |
dc.title | OP3DBFT: A power and performance optimal 3D BFT NoC architecture | en_US |
dc.type | Book chapter | en_US |
Appears in Collections: | 2. Conference Papers |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.