Please use this identifier to cite or link to this item:
https://idr.l2.nitk.ac.in/jspui/handle/123456789/7068
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Komar, R. | |
dc.contributor.author | Bhat, M.S. | |
dc.contributor.author | Laxminidhi, T. | |
dc.date.accessioned | 2020-03-30T09:58:28Z | - |
dc.date.available | 2020-03-30T09:58:28Z | - |
dc.date.issued | 2012 | |
dc.identifier.citation | IEEE-International Conference on Advances in Engineering, Science and Management, ICAESM-2012, 2012, Vol., , pp.331-335 | en_US |
dc.identifier.uri | http://idr.nitk.ac.in/jspui/handle/123456789/7068 | - |
dc.description.abstract | This paper presents a 0.5 V, 50 MS/s, 6 bit Flash ADC designed using 180 nm CMOS technology. To reduce the silicon area and power requirement, an inverter based comparator is used in the design. Low threshold MOSFETs are used for the ultra low voltage operation. A simple clock delaying technique and back to back inverters in the comparator have been used to increase the power efficiency and speed of operation. A fat tree encoder design is used for digitizing comparator outputs. The measured SNDR at input frequency of 5.1 MHz is 31 dB. The measured maximum INL and DNL for a ramp input are 0.375 LSB and 0.025 LSB, respectively. The design consumes a very low power of 300 ?W. � 2012 Pillay Engineering College. | en_US |
dc.title | A 0.5V 300?W 50MS/s 180nm 6bit Flash ADC using inverter based comparators | en_US |
dc.type | Book chapter | en_US |
Appears in Collections: | 2. Conference Papers |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.