Please use this identifier to cite or link to this item:
https://idr.l2.nitk.ac.in/jspui/handle/123456789/14718
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Nayak A. | |
dc.contributor.author | Bonthala S. | |
dc.contributor.author | Uppoor Y. | |
dc.contributor.author | Bhat M.S. | |
dc.date.accessioned | 2021-05-05T10:15:41Z | - |
dc.date.available | 2021-05-05T10:15:41Z | - |
dc.date.issued | 2019 | |
dc.identifier.citation | 2019 IEEE International Conference on Distributed Computing, VLSI, Electrical Circuits and Robotics, DISCOVER 2019 - Proceedings , Vol. , , p. - | en_US |
dc.identifier.uri | https://doi.org/10.1109/DISCOVER47552.2019.9007949 | |
dc.identifier.uri | http://idr.nitk.ac.in/jspui/handle/123456789/14718 | - |
dc.description.abstract | This paper presents two architectures of two-stage Operational Transconductance Amplifiers (OTAs). To achieve high gain, folded cascode topology is used. The first architecture uses an external bias which can be controlled independent of the OTA gain and bandwidth, while the second architecture uses a self-bias which reduces the power dissipation at the expense of restricted control over gain and bandwidth tuning. The two topologies are implemented using UMC 180 nm CMOS 1P9M technology. Both the architectures provide higher gain and consume less power in comparison to the previously published results. © 2019 IEEE. | en_US |
dc.title | Design of High Gain Operational Transconductance Amplifiers in 180 nm CMOS technology | en_US |
dc.type | Conference Paper | en_US |
Appears in Collections: | 2. Conference Papers |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.